Dual Material Control Gate Tunnel Field Effect Transistor for an Asymmetric Doping at Source and Drain Regions
By: Kharat, Pratiksha.
Publisher: New Delhi STM Journals 2018Edition: Vol, 8(3), Sep-Dec.Description: 45-53p.Subject(s): EXTC EngineeringOnline resources: Click Here In: Journal of VLSI design tools & technology (JoVDTT)Summary: Double-Gate tunnel FET devices, which uses high-κ gate dielectric, are explored using realistic design parameters, showing an ON-current as high as 0.23 mA, a gate voltage of 1.8 V, an OFF-current of not more than 1 fA (neglecting gate leakage), an improved ordinary subthreshold swing of 57 mV/dec, and a lower point slope of 11 mV/dec. A dual material control gate tunnel field effect transistor for an asymmetric doping at source and drain regions is suggested. The gate consists of three segments with different work functions φ1, φ2, and φ3, which are named as tunnelling gate (M1), control gate (M2), and auxiliary gate (M3), individually. The 2-D nature of tunnel FET current flow is studied, which indicates that the current is not confined to a channel at the gate-dielectric surface. When temperature is varied, tunnel FETs with a high-κ gate dielectric have a smaller threshold voltage shift than those using SiO2, while the subthreshold slope for fixed values of Vg remains nearly unchanged, in contrast with the traditional MOSFET. Moreover, an Ion/Ioff ratio of greater than 2×1011 is shown for simulated device with a gate length (over the intrinsic region) of 50 nm, which indicates that the tunnel FET is encouraging candidate to achieve better-than-ITRS low-standby-power switch activity.Item type | Current location | Call number | Status | Date due | Barcode | Item holds |
---|---|---|---|---|---|---|
Articles Abstract Database | School of Engineering & Technology Archieval Section | Not for loan | 2021-2021747 |
Double-Gate tunnel FET devices, which uses high-κ gate dielectric, are explored using realistic design parameters, showing an ON-current as high as 0.23 mA, a gate voltage of 1.8 V, an OFF-current of not more than 1 fA (neglecting gate leakage), an improved ordinary subthreshold swing of 57 mV/dec, and a lower point slope of 11 mV/dec. A dual material control gate tunnel field effect transistor for an asymmetric doping at source and drain regions is suggested. The gate consists of three segments with different work functions φ1, φ2, and φ3, which are named as tunnelling gate (M1), control gate (M2), and auxiliary gate (M3), individually. The 2-D nature of tunnel FET current flow is studied, which indicates that the current is not confined to a channel at the gate-dielectric surface. When temperature is varied, tunnel FETs with a high-κ gate dielectric have a smaller threshold voltage shift than those using SiO2, while the subthreshold slope for fixed values of Vg remains nearly unchanged, in contrast with the traditional MOSFET. Moreover, an Ion/Ioff ratio of greater than 2×1011 is shown for simulated device with a gate length (over the intrinsic region) of 50 nm, which indicates that the tunnel FET is encouraging candidate to achieve better-than-ITRS low-standby-power switch activity.
There are no comments for this item.