Normal view MARC view ISBD view

Design and analysis of high-performance and low-power quaternary latch,quaternary d flip-flop and XY flip-flop

By: Shadwani, Mayank.
Contributor(s): Bansal, Urvashi.
Publisher: New Delhi CSIR 2022Edition: Vol.60(12), Dec.Description: 1004-1015p.Subject(s): Humanities and Applied SciencesOnline resources: Click here In: Indian journal of pure & applied physics (IJPAP)Summary: Multiple-valued logic (MVL) circuits propose a number of possible improvements to current VLSI circuit designs. Forexample, serious difficulties with limitations on the number of connections between an integrated circuit and the outside world(pinout concern) and also the number of links within the circuit encountered in some VLSI circuit synthesis could be greatlyreduced if signals in the circuit could assume four or more states instead of only two. This research work shows a quaternarylogic-based latch, a level-sensitive flop, and an edge-sensitive flop. In most of the cases it is seen that a sequential digital circuitproduces two outputs which are complementary to each other. But in most of the designs, there is no need of having both theoutputs of the flip-flops, so one of the quaternary outputs can be removed from the circuit, resulting in a decrease in area andstatic power. In quaternary circuits, several power sources or a single power supply source are employed. Those that haveseveral sources of supply use less energy. In multiple-valued logic we need the design to have multiple logic levels, like inquaternary logic, GND is used for logic ‘0’, 1/3Vdd is used for logic ‘1’, 2/3Vdd is for logic ‘2’, and Vdd is for logic ‘3’. Themulti-Vdd design method is incompatible with the purpose of reducing the inter-chip and intra-chip connections. In order toresolve this, a capacitive divider network is used while designing. The QFF is demonstrated with the necessary simulationresults using LTSpice tool and the simulations are performed using 32nm technology file. Finally, a quaternary shift register isbuilt to demonstrate the applicability and appropriate operation of the proposed QFF in larger sequential circuits.
Tags from this library: No tags from this library for this title. Log in to add tags.
    average rating: 0.0 (0 votes)
Item type Current location Call number Status Date due Barcode Item holds
Articles Abstract Database Articles Abstract Database School of Engineering & Technology
Archieval Section
Not for loan 2023-0483
Total holds: 0

Multiple-valued logic (MVL) circuits propose a number of possible improvements to current VLSI circuit designs. Forexample, serious difficulties with limitations on the number of connections between an integrated circuit and the outside world(pinout concern) and also the number of links within the circuit encountered in some VLSI circuit synthesis could be greatlyreduced if signals in the circuit could assume four or more states instead of only two. This research work shows a quaternarylogic-based latch, a level-sensitive flop, and an edge-sensitive flop. In most of the cases it is seen that a sequential digital circuitproduces two outputs which are complementary to each other. But in most of the designs, there is no need of having both theoutputs of the flip-flops, so one of the quaternary outputs can be removed from the circuit, resulting in a decrease in area andstatic power. In quaternary circuits, several power sources or a single power supply source are employed. Those that haveseveral sources of supply use less energy. In multiple-valued logic we need the design to have multiple logic levels, like inquaternary logic, GND is used for logic ‘0’, 1/3Vdd is used for logic ‘1’, 2/3Vdd is for logic ‘2’, and Vdd is for logic ‘3’. Themulti-Vdd design method is incompatible with the purpose of reducing the inter-chip and intra-chip connections. In order toresolve this, a capacitive divider network is used while designing. The QFF is demonstrated with the necessary simulationresults using LTSpice tool and the simulations are performed using 32nm technology file. Finally, a quaternary shift register isbuilt to demonstrate the applicability and appropriate operation of the proposed QFF in larger sequential circuits.

There are no comments for this item.

Log in to your account to post a comment.

Click on an image to view it in the image viewer

Unique Visitors hit counter Total Page Views free counter
Implemented and Maintained by AIKTC-KRRC (Central Library).
For any Suggestions/Query Contact to library or Email: librarian@aiktc.ac.in | Ph:+91 22 27481247
Website/OPAC best viewed in Mozilla Browser in 1366X768 Resolution.

Powered by Koha