Yadav, Karishma

Implementation of Different Low Power Techniques on CMOS Inverter and NAND Circuits - Vol.9(1), Jan-Apr - New Delhi STM Journals 2019 - 38-43p.

The growth in technology has increased the usage of additional components on a single chip. This increased number of components on a single chip increases the significant amount of power dissipation and this causes the major challenge for the today’s circuit designers. There are several techniques in VLSI field which help to reduce power dissipations. This paper has analytical analysis of different low power techniques on CMOS inverter and NAND circuits; significant amount of power reduction in these circuits designed in 180 nm have been achieved.