Separation Logic for High-level Synthesis

Winterstein, Felix.

Separation Logic for High-level Synthesis [electronic resource] / - 1st ed. 2017. - XIX, 132 p. 19 illus., 7 illus. in color. | Binding - Card Paper | - Springer Theses, Recognizing Outstanding Ph.D. Research, 2190-5053 . - Springer Theses, Recognizing Outstanding Ph.D. Research, .

This book presents novel compiler techniques, which combine a rigorous mathematical framework, novel program analyses and digital hardware design to advance current high-level synthesis tools and extend their scope beyond the industrial ‘state of the art’. Implementing computation on customised digital hardware plays an increasingly important role in the quest for energy-efficient high-performance computing. Field-programmable gate arrays (FPGAs) gain efficiency by encoding the computing task into the chip’s physical circuitry and are gaining rapidly increasing importance in the processor market, especially after recent announcements of large-scale deployments in the data centre. This is driving, more than ever, the demand for higher design entry abstraction levels, such as the automatic circuit synthesis from high-level languages (high-level synthesis). The techniques in this book apply formal reasoning to high-level synthesis in the context of demonstrably practical applications.<.

9783319532226


EXTC Engineering

Memory Structures. Programming Languages, Compilers, Interpreters.

621.3815
Unique Visitors hit counter Total Page Views free counter
Implemented and Maintained by AIKTC-KRRC (Central Library).
For any Suggestions/Query Contact to library or Email: librarian@aiktc.ac.in | Ph:+91 22 27481247
Website/OPAC best viewed in Mozilla Browser in 1366X768 Resolution.