Analysis of 2-Stage Inverter Delay Line with Supply Voltage Variation
Publication details: New Delhi STM Journals 2019Edition: Vol.9(1), Jan-AprDescription: 31-35pSubject(s): Online resources: In: Trends in electrical engineering (TEE)Summary: Nowadays, the performance parameters should not affect the variation in fixed parameters like leakage current, leakage power, propagation delay, and power delay product. So this study is basically focused on the effects of changes in supply voltage (0.8–1.2V) on the various performance parameters of 2-stage inverter based delay line based on CMOS architecture. A delay line is a discrete element in digital theory, which simply allows a signal to be delayed by the number of samples. The effects of changes in supply voltage on leakage current, leakage power, and propagation delay and PDP product have been studied. SPICE simulation tool is used for this analysis with 32nm technology node.| Item type | Current library | Status | Barcode | |
|---|---|---|---|---|
|  Articles Abstract Database | School of Engineering & Technology Archieval Section | Not for loan | 2020148 | 
Nowadays, the performance parameters should not affect the variation in fixed parameters like leakage current, leakage power, propagation delay, and power delay product. So this study is basically focused on the effects of changes in supply voltage (0.8–1.2V) on the various performance parameters of 2-stage inverter based delay line based on CMOS architecture. A delay line is a discrete element in digital theory, which simply allows a signal to be delayed by the number of samples. The effects of changes in supply voltage on leakage current, leakage power, and propagation delay and PDP product have been studied. SPICE simulation tool is used for this analysis with 32nm technology node.
There are no comments on this title.
