Local cover image
Local cover image
Image from Google Jackets

Design of low power full adder using multilayer perceptron to minimize energy delay product of computational logic circuits

By: Contributor(s): Publication details: Hyderabad IUP Publications 2022Edition: Vol.15(2), AprDescription: 42-58pSubject(s): Online resources: In: IUP journal of electrical and electronics engineeringSummary: In many arithmetic processors and digital signal processing applications, the binary adder is the primary computing block. Many electronic vendors have increased the demand for the least delay and minimum power consumption adders with multioperands to be consolidated in the present portable systems. In recent techniques, there has been a tendency regarding the expansion of programmable modules where processors utilize them to provide flexibility and execution. Mainly, neural network configurations are functionally verified by using software provinces. The utilization of the intended style of software implementation has many merits. The constraints of software perception of neural networks can be controlled using hardware implementation. The foremost interest of this paper is to realize the Exclusive-OR gate by Artificial Neural Network (ANN) using Multilayer Perceptron's (MLP) and activation functions as neuron output data values. The implementation results show that the MLP XOR and FA design attained notable refinement in contrast with the other described designs by achieving substantial savings in the total power dissipation and EDP.
Tags from this library: No tags from this library for this title. Log in to add tags.
Star ratings
    Average rating: 0.0 (0 votes)
Holdings
Item type Current library Status Barcode
Articles Abstract Database Articles Abstract Database School of Engineering & Technology Archieval Section Not for loan 2022-1564
Total holds: 0

In many arithmetic processors and digital signal processing applications, the binary adder is the primary computing block. Many electronic vendors have increased the demand for the least delay and minimum power consumption adders with multioperands to be consolidated in the present portable systems. In recent techniques, there has been a tendency regarding the expansion of programmable modules where processors utilize them to provide flexibility and execution. Mainly, neural network configurations are functionally verified by using software provinces. The utilization of the intended style of software implementation has many merits. The constraints of software perception of neural networks can be controlled using hardware implementation. The foremost interest of this paper is to realize the Exclusive-OR gate by Artificial Neural Network (ANN) using Multilayer Perceptron's (MLP) and activation functions as neuron output data values. The implementation results show that the MLP XOR and FA design attained notable refinement in contrast with the other described designs by achieving substantial savings in the total power dissipation and EDP.

There are no comments on this title.

to post a comment.

Click on an image to view it in the image viewer

Local cover image
Share
Unique Visitors hit counter Total Page Views free counter
Implemented and Maintained by AIKTC-KRRC (Central Library).
For any Suggestions/Query Contact to library or Email: librarian@aiktc.ac.in | Ph:+91 22 27481247
Website/OPAC best viewed in Mozilla Browser in 1366X768 Resolution.