Verilog HDL
Language: ENG Publication details: Noida Pearson Education 2003Edition: 2ndDescription: 490 p. | Binding - Paperback |ISBN:- 978-81-775-8918-4
- Guide to digital design and synthesis
- 621.392 PAL DDC23
| Item type | Current library | Collection | Call number | Status | Barcode | |
|---|---|---|---|---|---|---|
Books
|
School of Engineering & Technology Reference Section | Reference | 621.392 PAL (Browse shelf(Opens below)) | Not For Loan | E13398 | |
Books
|
School of Engineering & Technology Reference Section | Reference | 621.392 PAL (Browse shelf(Opens below)) | Not For Loan | E13399 | |
Books
|
School of Engineering & Technology | Circulation | 621.392 PAL (Browse shelf(Opens below)) | Available | E13400 | |
Books
|
School of Engineering & Technology Reference Section | Reference | 621.392 PAL (Browse shelf(Opens below)) | Not For Loan | E13401 | |
AV Material
|
School of Engineering & Technology AV Materials | Reference | 621.392 PAL (Browse shelf(Opens below)) | Not For Loan | AE546 | |
AV Material
|
School of Engineering & Technology AV Materials | Reference | 621.392 PAL (Browse shelf(Opens below)) | Not For Loan | AE547 | |
AV Material
|
School of Engineering & Technology AV Materials | Reference | 621.392 PAL (Browse shelf(Opens below)) | Not For Loan | AE548 | |
AV Material
|
School of Engineering & Technology AV Materials | Reference | 621.392 PAL (Browse shelf(Opens below)) | Not For Loan | AE549 |
Browsing School of Engineering & Technology shelves, Shelving location: Reference Section, Collection: Reference Close shelf browser (Hides shelf browser)
| 621.392 FUR ARM system-on-chip architecture | 621.392 PAL Verilog HDL | 621.392 PAL Verilog HDL | 621.392 PAL Verilog HDL | 621.392 PED Circuit design and simulation with VHDL | 621.392 PED Circuit design with VHDL | 621.392 PER VHDL: Programming by example |
Fully updated for the latest versions of Verilog HDL, this complete reference progresses logically from the most fundamental Verilog concepts to today's most advanced digital design techniques. Written for both experienced students and newcomers, it offers broad coverage of Verilog HDL from a practical design perspective. One step at a time, Samir Palnitkar introduces students to gate, dataflow (RTL), behavioral and switch level modeling presents the Programming Language Interface (PLI) describes leading logic synthesis methodologies explains timing and delay simulation and introduces many other essential techniques for creating tomorrows complex digital designs. Palnitkar offers a wealth of proven Verilog HDL modeling tips and more than 300 fully-updated illustrations, examples and exercises. Each chapter contains detailed learning objectives and convenient summaries.
There are no comments on this title.