An Area Delay Optimized Carry-Select Adder (Record no. 14696)

000 -LEADER
fixed length control field a
003 - CONTROL NUMBER IDENTIFIER
control field OSt
005 - DATE AND TIME OF LATEST TRANSACTION
control field 20210318102925.0
008 - FIXED-LENGTH DATA ELEMENTS--GENERAL INFORMATION
fixed length control field 210318b xxu||||| |||| 00| 0 eng d
040 ## - CATALOGING SOURCE
Original cataloging agency AIKTC-KRRC
Transcribing agency AIKTC-KRRC
100 ## - MAIN ENTRY--PERSONAL NAME
9 (RLIN) 13748
Author Deore, Sareeka.
245 ## - TITLE STATEMENT
Title An Area Delay Optimized Carry-Select Adder
250 ## - EDITION STATEMENT
Volume, Issue number Vol, (3),Sep-Dec
260 ## - PUBLICATION, DISTRIBUTION, ETC.
Place of publication, distribution, etc. New Delhi
Name of publisher, distributor, etc. STM Journals
Year 2018
300 ## - PHYSICAL DESCRIPTION
Pagination 10-14p.
520 ## - SUMMARY, ETC.
Summary, etc. arithmetic and logic unit of digital signal processor (DSP), adder is the important hardware unit. Carry select adder (CSLA) is the best example of the adder used in DSP and it is widely used in many data processors to increase speed. So, the adder performance affects the overall system-performance. The Regular Square root (SQRT) CSLA consists of two Ripple Carry Adders (RCA), so it consumes more area due to the presence of two Ripple Carry Adders (RCA) in the structure. To minimize the area of Regular SQRT CSLA, one of the RCAs was replaced by a Binary to Excess-1 Converter (BEC) with slight increase in delay. Many such techniques have provided to design variety of SQRT CSLAs by using Common Boolean Logic (CBL), First Addition Logic (FAL), Add-one circuit, Modified Reduced Logic Block (MRLB) etc. to achieve low area, delay and power. This work proposes a new design comprising of Carry generation (CG) and Carry Select (CS) to reduce the area as compared to the Regular SQRT CSLA and Modified SQRT CSLA using BEC. The proposed design is synthesized and simulated in Xilinx ISE design suite 14.2 and is implemented on Spartan 3E XC3S1600E-5-FG484 FPGA device. The comparison shows how the proposed SQRT CSLA is better than the existing regular SQRT CSLA and SQRT CSLA using BEC. The speed of proposed model is also enhanced for higher number of bits than the SQRT CSLA.
650 #0 - SUBJECT ADDED ENTRY--TOPICAL TERM
9 (RLIN) 4619
Topical term or geographic name entry element EXTC Engineering
773 0# - HOST ITEM ENTRY
Place, publisher, and date of publication Noida STM Journals
International Standard Serial Number 2321–6492
Title Journal of VLSI design tools & technology (JoVDTT)
856 ## - ELECTRONIC LOCATION AND ACCESS
URL http://engineeringjournals.stmjournals.in/index.php/JoVDTT/article/view/1277
Link text Click Here
942 ## - ADDED ENTRY ELEMENTS (KOHA)
Source of classification or shelving scheme
Koha item type Articles Abstract Database
Holdings
Withdrawn status Lost status Source of classification or shelving scheme Damaged status Not for loan Permanent Location Current Location Shelving location Date acquired Barcode Date last seen Price effective from Koha item type
          School of Engineering & Technology School of Engineering & Technology Archieval Section 2021-03-18 2021-2021723 2021-03-18 2021-03-18 Articles Abstract Database
Unique Visitors hit counter Total Page Views free counter
Implemented and Maintained by AIKTC-KRRC (Central Library).
For any Suggestions/Query Contact to library or Email: librarian@aiktc.ac.in | Ph:+91 22 27481247
Website/OPAC best viewed in Mozilla Browser in 1366X768 Resolution.

Powered by Koha