Normal view MARC view ISBD view

An Area Delay Optimized Carry-Select Adder

By: Deore, Sareeka.
Publisher: New Delhi STM Journals 2018Edition: Vol, (3),Sep-Dec.Description: 10-14p.Subject(s): EXTC EngineeringOnline resources: Click Here In: Journal of VLSI design tools & technology (JoVDTT)Summary: arithmetic and logic unit of digital signal processor (DSP), adder is the important hardware unit. Carry select adder (CSLA) is the best example of the adder used in DSP and it is widely used in many data processors to increase speed. So, the adder performance affects the overall system-performance. The Regular Square root (SQRT) CSLA consists of two Ripple Carry Adders (RCA), so it consumes more area due to the presence of two Ripple Carry Adders (RCA) in the structure. To minimize the area of Regular SQRT CSLA, one of the RCAs was replaced by a Binary to Excess-1 Converter (BEC) with slight increase in delay. Many such techniques have provided to design variety of SQRT CSLAs by using Common Boolean Logic (CBL), First Addition Logic (FAL), Add-one circuit, Modified Reduced Logic Block (MRLB) etc. to achieve low area, delay and power. This work proposes a new design comprising of Carry generation (CG) and Carry Select (CS) to reduce the area as compared to the Regular SQRT CSLA and Modified SQRT CSLA using BEC. The proposed design is synthesized and simulated in Xilinx ISE design suite 14.2 and is implemented on Spartan 3E XC3S1600E-5-FG484 FPGA device. The comparison shows how the proposed SQRT CSLA is better than the existing regular SQRT CSLA and SQRT CSLA using BEC. The speed of proposed model is also enhanced for higher number of bits than the SQRT CSLA.
Tags from this library: No tags from this library for this title. Log in to add tags.
    average rating: 0.0 (0 votes)
Item type Current location Call number Status Date due Barcode Item holds
Articles Abstract Database Articles Abstract Database School of Engineering & Technology
Archieval Section
Not for loan 2021-2021723
Total holds: 0

arithmetic and logic unit of digital signal processor (DSP), adder is the important hardware unit. Carry select adder (CSLA) is the best example of the adder used in DSP and it is widely used in many data processors to increase speed. So, the adder performance affects the overall system-performance. The Regular Square root (SQRT) CSLA consists of two Ripple Carry Adders (RCA), so it consumes more area due to the presence of two Ripple Carry Adders (RCA) in the structure. To minimize the area of Regular SQRT CSLA, one of the RCAs was replaced by a Binary to Excess-1 Converter (BEC) with slight increase in delay. Many such techniques have provided to design variety of SQRT CSLAs by using Common Boolean Logic (CBL), First Addition Logic (FAL), Add-one circuit, Modified Reduced Logic Block (MRLB) etc. to achieve low area, delay and power. This work proposes a new design comprising of Carry generation (CG) and Carry Select (CS) to reduce the area as compared to the Regular SQRT CSLA and Modified SQRT CSLA using BEC. The proposed design is synthesized and simulated in Xilinx ISE design suite 14.2 and is implemented on Spartan 3E XC3S1600E-5-FG484 FPGA device. The comparison shows how the proposed SQRT CSLA is better than the existing regular SQRT CSLA and SQRT CSLA using BEC. The speed of proposed model is also enhanced for higher number of bits than the SQRT CSLA.

There are no comments for this item.

Log in to your account to post a comment.

Click on an image to view it in the image viewer

Unique Visitors hit counter Total Page Views free counter
Implemented and Maintained by AIKTC-KRRC (Central Library).
For any Suggestions/Query Contact to library or Email: librarian@aiktc.ac.in | Ph:+91 22 27481247
Website/OPAC best viewed in Mozilla Browser in 1366X768 Resolution.

Powered by Koha